TY - JOUR
T1 - A design for testability approach for nano-CMOS analogue integrated circuits
AU - Karmani, Mouna
AU - Khedhiri, Chiraz
AU - Hamdi, Belgacem
AU - Man, Ka Lok
AU - Tourki, Rached
PY - 2013/6/1
Y1 - 2013/6/1
N2 - Dependability requirements must be considered from the beginning when designing safety-critical systems. Therefore, testing should even be considered earlier, intertwined with the design process. The process of designing for better testability is called design for testability (DfT). This article presents two designs for testability and fault diagnosis techniques using a new design analogue checker circuit in order to improve the testability and the diagnosability of nano-CMOS (complementary metal oxide semiconductor) analogue circuits used in safety-critical applications based on the system-on-chip (SoC) approach design. The testing techniques presented in this work can be done during and after the system fabrication. The checker is implemented in full-custom 65 nm Complementary metal-oxide-semiconductor (CMOS) technology with low supply voltage and small-size capabilities. SPICE simulations of the post-layout extracted CMOS checker, which include all parasitic, are used to validate the technique and demonstrate the acceptable electrical behaviour of the checker.
AB - Dependability requirements must be considered from the beginning when designing safety-critical systems. Therefore, testing should even be considered earlier, intertwined with the design process. The process of designing for better testability is called design for testability (DfT). This article presents two designs for testability and fault diagnosis techniques using a new design analogue checker circuit in order to improve the testability and the diagnosability of nano-CMOS (complementary metal oxide semiconductor) analogue circuits used in safety-critical applications based on the system-on-chip (SoC) approach design. The testing techniques presented in this work can be done during and after the system fabrication. The checker is implemented in full-custom 65 nm Complementary metal-oxide-semiconductor (CMOS) technology with low supply voltage and small-size capabilities. SPICE simulations of the post-layout extracted CMOS checker, which include all parasitic, are used to validate the technique and demonstrate the acceptable electrical behaviour of the checker.
KW - DfT
KW - amplitude fluctuation
KW - analogue integrated circuits
KW - checker
KW - fault
KW - nano-CMOS technology
KW - testing
UR - http://www.scopus.com/inward/record.url?scp=84878716775&partnerID=8YFLogxK
U2 - 10.1080/00207217.2012.720957
DO - 10.1080/00207217.2012.720957
M3 - Article
AN - SCOPUS:84878716775
SN - 0020-7217
VL - 100
SP - 837
EP - 850
JO - International Journal of Electronics
JF - International Journal of Electronics
IS - 6
ER -