TY - GEN
T1 - Design for testability in nano-CMOS analog integrated circuits using a new design analog checker
AU - Karmani, Mouna
AU - Khedhiri, Chiraz
AU - Man, Ka Lok
AU - Hamdi, Belgacem
PY - 2011
Y1 - 2011
N2 - In this paper, we focus on safety-critical applications based on the System-on-Chip (SoC) approach design and using the nano-CMOS (Complementary Metal Oxide Semiconductor) technology. These systems are present in diverse areas in our life from consumer electronic products to automobile, aerospace, medical, nuclear and military applications. These products could cause injury or loss of human life if they fail or encounter errors. In fact, the malfunctioning of these equipments can be much dangerous which needs special attention to ensure the functionality, quality and dependability of the product. Thus, dependability must be considered from the beginning when designing the system. Therefore, testing should even be considered earlier, intertwined with the design process. The process of designing for better testability is called design for testability (DfT). The first part of the paper presents a DfT technique using a new design analog checker circuit to assure the detection of defects occurring in nano-CMOS analog integrated circuits (ICs). The checker is implemented in full-custom 65nm CMOS technology at 1 V power supply. SPICE simulations of the post-layout extracted CMOS checker, which includes all parasitic, are used to validate the technique and demonstrate the acceptable electrical behaviour of the checke.
AB - In this paper, we focus on safety-critical applications based on the System-on-Chip (SoC) approach design and using the nano-CMOS (Complementary Metal Oxide Semiconductor) technology. These systems are present in diverse areas in our life from consumer electronic products to automobile, aerospace, medical, nuclear and military applications. These products could cause injury or loss of human life if they fail or encounter errors. In fact, the malfunctioning of these equipments can be much dangerous which needs special attention to ensure the functionality, quality and dependability of the product. Thus, dependability must be considered from the beginning when designing the system. Therefore, testing should even be considered earlier, intertwined with the design process. The process of designing for better testability is called design for testability (DfT). The first part of the paper presents a DfT technique using a new design analog checker circuit to assure the detection of defects occurring in nano-CMOS analog integrated circuits (ICs). The checker is implemented in full-custom 65nm CMOS technology at 1 V power supply. SPICE simulations of the post-layout extracted CMOS checker, which includes all parasitic, are used to validate the technique and demonstrate the acceptable electrical behaviour of the checke.
KW - Analog integrated circuits
KW - Checker
KW - DfT
KW - Nano-CMOS technology
KW - Testing
UR - http://www.scopus.com/inward/record.url?scp=84857403065&partnerID=8YFLogxK
U2 - 10.1109/isocc.2011.6138774
DO - 10.1109/isocc.2011.6138774
M3 - Conference Proceeding
AN - SCOPUS:84857403065
SN - 9781457707100
T3 - 2011 International SoC Design Conference, ISOCC 2011
SP - 317
EP - 320
BT - 2011 International SoC Design Conference, ISOCC 2011
PB - IEEE Computer Society
T2 - 8th International SoC Design Conference 2011, ISOCC 2011
Y2 - 17 November 2011 through 18 November 2011
ER -