Design for testability in nano-CMOS analog integrated circuits using a new design analog checker

Mouna Karmani*, Chiraz Khedhiri, Ka Lok Man, Belgacem Hamdi

*Corresponding author for this work

Research output: Chapter in Book or Report/Conference proceedingConference Proceedingpeer-review

2 Citations (Scopus)

Abstract

In this paper, we focus on safety-critical applications based on the System-on-Chip (SoC) approach design and using the nano-CMOS (Complementary Metal Oxide Semiconductor) technology. These systems are present in diverse areas in our life from consumer electronic products to automobile, aerospace, medical, nuclear and military applications. These products could cause injury or loss of human life if they fail or encounter errors. In fact, the malfunctioning of these equipments can be much dangerous which needs special attention to ensure the functionality, quality and dependability of the product. Thus, dependability must be considered from the beginning when designing the system. Therefore, testing should even be considered earlier, intertwined with the design process. The process of designing for better testability is called design for testability (DfT). The first part of the paper presents a DfT technique using a new design analog checker circuit to assure the detection of defects occurring in nano-CMOS analog integrated circuits (ICs). The checker is implemented in full-custom 65nm CMOS technology at 1 V power supply. SPICE simulations of the post-layout extracted CMOS checker, which includes all parasitic, are used to validate the technique and demonstrate the acceptable electrical behaviour of the checke.

Original languageEnglish
Title of host publication2011 International SoC Design Conference, ISOCC 2011
PublisherIEEE Computer Society
Pages317-320
Number of pages4
ISBN (Print)9781457707100
DOIs
Publication statusPublished - 2011
Event8th International SoC Design Conference 2011, ISOCC 2011 - Jeju, Korea, Republic of
Duration: 17 Nov 201118 Nov 2011

Publication series

Name2011 International SoC Design Conference, ISOCC 2011

Conference

Conference8th International SoC Design Conference 2011, ISOCC 2011
Country/TerritoryKorea, Republic of
CityJeju
Period17/11/1118/11/11

Keywords

  • Analog integrated circuits
  • Checker
  • DfT
  • Nano-CMOS technology
  • Testing

Cite this